Electronic Supplementary Material (ESI) for Lab on a Chip. This journal is © The Royal Society of Chemistry 2020

**Electronic Supplementary Information** 

## A pressure-actuated flow cell for soft X-ray spectromicroscopy in liquid media

Charlie Gosse, <sup>\*a,e</sup> Stefan Stanescu,<sup>b</sup> Joni Frederick,<sup>a,c,f</sup>, Stéphane Lefrançois,<sup>b</sup> Aymeric Vecchiola,<sup>a,c,g</sup> Mélanie Moskura,<sup>c,h</sup> Sufal Swaraj,<sup>b</sup> Rachid Belkhou,<sup>b</sup> Benjamin Watts,<sup>d</sup> Patrick Haltebourg,<sup>c</sup> Christian Blot,<sup>c</sup> Jean Daillant,<sup>b,c</sup> Patrick Guenoun,<sup>c</sup> and Corinne Chevallard <sup>\*c</sup>

<sup>a</sup> Laboratoire de Photonique et de Nanostructures, LPN-CNRS, Route de Nozay, 91460 Marcoussis, France; gosse@ens.fr

<sup>b</sup> Synchrotron Soleil, L'Orme des Merisiers, Saint-Aubin – BP 48, 91192 Gif-sur-Yvette Cedex, France

<sup>c</sup> Université Paris-Saclay, CEA, CNRS, NIMBE, LIONS, 91191, Gif-sur-Yvette, France; corinne.chevallard@cea.fr

<sup>d</sup> Paul Scherrer Institute, WSLA/126, 5 232 Villigen, Switzerland

<sup>e</sup> Present address: Institut de Biologie de l'Ecole Normale Supérieure, 46 rue d'Ulm, 75005 Paris, France

<sup>f</sup> Present address: Laboratoire d'Hydrodynamique (LadHyX), CNRS UMR 7646, École Polytechnique, 91128 Palaiseau, France

<sup>g</sup> Present address: Unité Mixte de Physique, CNRS, Thales, Univ. Paris-Sud, Université Paris-Saclay, 91767 Palaiseau, France

<sup>h</sup> Present address: LSDRM, NIMBE, CEA, CNRS, Université Paris-Saclay, CEA-Saclay, 91191 CEDEX

## **S1.** Description of the silicon chips

Both chips were purchased from Norcada (Edmonton, Canada). The tolerances given in the two tables below are the ones guaranteed by the provider. The exact composition of the  $SiO_xN_y$  hydrophilic layer that helps filling the flow cell with aqueous solutions, as well as the one of the  $SiN_x/SiO_2$  multilayer spacer, have not been disclosed to us.

| Back chip        |  |                                    |                  |              |             |                                                                               |
|------------------|--|------------------------------------|------------------|--------------|-------------|-------------------------------------------------------------------------------|
| Part             |  | Material                           |                  | Thickness    |             | Size                                                                          |
| Frame            |  | Si                                 |                  | 200 ± 10 μm  |             | 6 x 3 ± 0.05 mm                                                               |
| Membrane         |  | Si <sub>0.98</sub> N               |                  | 50 ± 5 nm    |             |                                                                               |
| Membrane coating |  | SiO <sub>x</sub> N <sub>y</sub>    |                  | 8 ± 3 nm     |             |                                                                               |
| Window           |  |                                    |                  |              |             | 0.1 x 0.3 ± 0.01 mm                                                           |
| Inlet/outlet     |  |                                    |                  |              |             | 0.1 x 0.1 ± 0.01 mm                                                           |
| Front chip       |  |                                    |                  |              |             |                                                                               |
| Part             |  | Material                           |                  | Thickness    |             | Size                                                                          |
| Frame            |  | Si                                 |                  | 200 ± 10 μm  |             | 6 x 3 ± 0.05 mm                                                               |
| Membrane         |  | Si <sub>0.98</sub> N               |                  | 50 ± 5 nm    |             |                                                                               |
| Membrane coating |  | SiO <sub>x</sub> N <sub>y</sub>    |                  | 8 ± 3 nm     |             |                                                                               |
| Window           |  |                                    |                  |              |             | 0.1 x 0.3 ± 0.01 mm                                                           |
| Spacer           |  | SiN <sub>x</sub> /SiO <sub>2</sub> |                  | 3 ± 0.2 μm   |             |                                                                               |
| (a)              |  | (a')                               |                  |              |             |                                                                               |
|                  |  | 100<br>∎300<br>4600                | 100<br>100 €<br> | 3000         | 196 38.28 m | SiO <sub>x</sub> N <sub>y</sub> 8 nm<br>Si <sub>0.98</sub> N 50 nm← Si 200 μm |
| (b)              |  | 6000                               | (b')             |              |             |                                                                               |
|                  |  | 5000                               |                  |              |             | ← SiN <sub>x</sub> /SiO <sub>2</sub> 3 µm                                     |
|                  |  | 30000                              | 150              | <b>B</b> 000 | NF 32257    | $_{K} SiO_{N} N = 8 \text{ nm}$ $_{Si_{0.98}} N = 50 \text{ nm}$              |
|                  |  |                                    |                  |              |             | ← Si 200 μm                                                                   |

**Fig. S1** Layout of the silicon chips. (a) Top and (a') cross-section views of the back chip – not to scale. (b) Top and (b') cross-section views of the front chip – not to scale.

## S2. Protocol for the fabrication of the PDMS gaskets

Molds corresponding to negative replica of the back and front gaskets were designed in FreeCAD (Fig. S2a,a' and 2b,b'). Then, they were either fabricated by stereolithography on a Form2 3D printer (FormLabs, Sommerville, MA) using a UV-polymerizable methacrylate resist, or ordered from Sculpteo (Villejuif, France) which realized them relying on the 3D Polyjet technology.

A standard microfabrication protocol was subsequently applied. A homogeneous mixture of monomer and curing agent (10:1 ratio) was prepared from the Sylgard 184 silicone elastomer kit. It was degassed for about 45 min before being poured into the mold cavities. The PDMS-filled molds were then heated at 65 °C in an oven for at least 12 h. After careful unmolding, openings were punched at the center of both gaskets, so as to allow the x-ray beam to pass through the sample, and on both sides of the back gasket to provide accesses to both fluidic inlet and outlet.



**Fig. S2** Fabrication of the PDMS gaskets. (a) Perspective view of the mold used for the back gasket, (a') corresponding technical drawing, and (a") photograph after holes punching. (b) Perspective view of the mold used for the front gasket, (b') corresponding technical drawing, and (b") photograph after assembly with the silicon chips and with the back gasket.

**S3.** Technical drawings of the flow cell housing and clamping system

(1) PTFE housing



5



